### Features

- **Four Intel Stratix-10 FPGAs (F2912/HF55):**
  - GX5500, GX4500, GX2800, GX2500
  - 172+ million ASIC gates (ASIC measure) with GX5500
- **Hosted via**
  - 4-lane GEN3 PCIe via iPASS cable, USB2.0
  - 10/100/1000BASE-T Ethernet, or stand alone
- **Memory can be added using** [DNBC3_SODM204](#) using 3 DNBC expansion connectors:
  - DDR4: [DNBC3_DDR4](#)
  - [DNBC3_DDR4](#)
  - [DNBC3_DDR4](#) (four Micror connectors)
  - [DNBC3_DDR4](#) (mobile SDRAM)
  - [DNBC3_DDR4](#) (USB2.0 PHY)
  - [DNBC3_DDR4](#) DDR2
d  - [DNBC3_DDR4](#) DDR2
d  - [DNBC3_DDR4](#) DDR2
d  - [DNBC3_DDR4](#) QSFP+ modules for 40 GbE
  - [DNBC3_DDR4](#) SFP+ modules for 10 GbE
  - [DNBC3_DDR4](#) CX4 – Ethernet, XAUI, Infiniband
  - 16-lane PCIe (GEN1/GEN2/GEN3)
    - 16-lanes each. One per FPGA. Each capable of supporting:
      - 16-lane PCle (GEN1/GEN2/GEN3)
      - 2x CX4 – Ethernet, XAUI, Infiniband
      - 16x SFP+ modules for 10 GbE
      - 4x QSFP+ modules for 40 GbE
      - 16x USB3.0/2.0 (A, AB, B)
      - 16x Serial ATA II (SATA II)
      - 16x SMA
- **TMB busses** – Preconfigured high speed data movement between field FPGAs and Config FPGA:
  - 5 GB/s DMA between FPGAs and Config FPGA
    - A→B, A←C, A→D, B←C,
    - B→D, C→D
  - FPGA[A,B,C,D] ↔ Config FPGA (Marvell uP)
- **Main Bus (YMB) for bussed interconnect between all four FPGAs**
  - 40 signals, single-ended
- **Marvel MV78200 Discovery Innovation Dual CPU (socketed subsystem)**
  - 1 GHz clock
  - Dual USB2.0 ports (Type B connector)
  - Dual Serial-ATA II connectors for 2 external hard drives (SATA II)
  - Gigabit Ethernet interface
  - 10/100/1000 GbE (RJ45 connector)
  - Sheeva™ CPU Core (ARM v5TE compliant)
  - Out-of-order execution
  - Single and double-precision IEEE compliant floating point
  - 16-bit Thumb instruction set increases code density
  - DSP instructions boosts performance for signal processing applications
  - MMU to support virtual memory features
  - Dual Cache: 32 KB for data and instruction, parity protected
  - L2 cache: 512 KB unified L2 cache per CPU (total of 1MB), ECC protected.
  - 1 GB external DDR2 SDRAM
  - Organized in a 128M x 64 configuration
  - 400 MHz (800 MHz data rate with DDR)
  - 52 single-ended
  - - 1 GB external DDR2 SDRAM
    - - Organized in a 128M x 64 configuration
    - - 400 MHz (800 MHz data rate with DDR)
    - - - 52 single-ended
- **High Speed interfaces on each FPGA:**
  - 4 SFP+ modules
  - DNTC (DINI Transceiver Connector)
  - 16-lanes each. One per FPGA. Each capable of supporting:
    - 16-lane PCle (GEN1/GEN2/GEN3)
    - 2x CX4 – Ethernet, XAUI, Infiniband
    - 16x SFP+ modules for 10 GbE
    - 4x QSFP+ modules for 40 GbE
    - 16x USB3.0/2.0 (A, AB, B)
    - 16x Serial ATA II (SATA II)
    - 16x SMA
- **TMB busses** – Preconfigured high speed data movement between field FPGAs and Config FPGA:
  - 5 GB/s DMA between FPGAs and Config FPGA
    - A→B, A←C, A→D, B←C,
    - B→D, C→D
  - FPGA[A,B,C,D] ↔ Config FPGA (Marvell uP)
- **Flexible customization and stacking via 6 daughter card connectors per FPGA**
  - DNBC (DINI Bank Connector) expansion connector
    - Daughters cards (up to 6 connectors)
  - Added FPGA to FPGA interconnect (inter or intra board)
  - Connector: non-proprietary; readily available; cheap
    - 24 LVDS pairs + 4 single-ended, + clocks
    - - 52 single-ended
  - 700MHz on all signal pairs using source synchronous LVDS
  - Signal voltage set by daughter card (+1.2V to +1.8V)
  - Reset
  - - Supplied power rails (fused):
    - +12V (24W max), +3.3V (10W max)
  - Pin multiplexing to/from daughter cards using LVDS (up to 10x)
- **Noninvasive debug via FPGA register readback:** [DN Readbacker](#)
- **Fast and Painless FPGA configuration**
  - USB, cabled PCIe, Ethernet, JTAG
  - Stand-alone configuration with USB stick
  - - Configuration Error reporting
  - - Accelerated configuration readback for advanced debug
- **RS232 port for embedded FPGA-based SOC**
  - uP debug
  - Accessible from all FPGAs via separate 2-signal bus
- **Full support for embedded logic analyzers via JTAG interface**
  - Exostiv
  - - FPGA-controlled LEDs for status and feedback:
  - - Enough multicolored LEDs to illuminate meat lockers.

### Stratix10

<table>
<thead>
<tr>
<th>Stratix10</th>
<th>Speed Grades</th>
<th>LUT Size</th>
<th>FF’s</th>
<th>Gate Estimate</th>
<th>Max I/O’s</th>
<th>Multipliers</th>
<th>Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>G(S)/X5500</td>
<td>-3,-2,-1</td>
<td>6-input</td>
<td>7,470,720</td>
<td>71,719</td>
<td>43,030</td>
<td>1640</td>
<td>3960</td>
</tr>
<tr>
<td>G(S)/X4500</td>
<td>-3,-2,-1</td>
<td>6-input</td>
<td>6,051,280</td>
<td>58,092</td>
<td>34,860</td>
<td>1640</td>
<td>3960</td>
</tr>
<tr>
<td>G(S)/X2800</td>
<td>-3,-2,-1</td>
<td>6-input</td>
<td>3,732,480</td>
<td>35,832</td>
<td>21,500</td>
<td>1160</td>
<td>11520</td>
</tr>
<tr>
<td>G(S)/X2500</td>
<td>-3,-2,-1</td>
<td>6-input</td>
<td>3,284,600</td>
<td>31,532</td>
<td>18,920</td>
<td>1160</td>
<td>10022</td>
</tr>
</tbody>
</table>
Description

Overview
The **DNS10F4A** is a complete logic prototyping system that enables ASIC or IP designers a vehicle to prototype logic and memory designs for a fraction of the cost of existing solutions. The **DNS10F4A** is a stand-alone system and can be hosted by a 4-lane PCIe cable (GEN3), USB, or Ethernet. A single **DNS10F4A** configured with four Intel Stratix-10, SX280s can emulate up to 85 million gates of logic as measured by a reasonable ASIC gate counting standard. An infinite number of **DNS10F4A**s can be linked together extending this gate count number 1 billion or more seamlessly. The gate count estimate number does not include embedded memories and multipliers resident in the FPGA fabric. One hundred percent (100%) of the Stratix-10 FPGA resources are available to the user application. The **DNS10F4A** achieves high gate density and allows for fast target clock frequencies by utilizing FPGAs from Intel’s 14nm Stratix-10 family.

Stacking multiple boards together
An infinite number of **DNS10F4A**s can be ganged together to increase the resources. This page here has more detail: ‘Stacking Multiple DIN1 boards together’. All functionality is seamlessly maintained including the high performance data movement via the TMB (Transceiver Main Bus). Interconnect between FPGAs on a single board and between boards in a stack can be configured on a bank-by-bank basis via cables on the **DNBC** connectors. Clocks, resets, and configuration are handled seamlessly.

Stratix-10 FPGA from Intel
The **DNS10F4A** uses a high I/O-count, 2912-pin flip-chip BGA package. In this package the GX280 has 1160 I/Os and 24 GTH channels (16 Gb/s). All are utilized. Abundant fixed interconnects (either differential or single-ended) are provided between the FPGAs. All FPGA to FPGA interconnect is routed as LVDS, but can be used single-ended at a reduced frequency. 100% of the resources of the four Stratix-10 FPGAs is dedicated to the user application.

Introducing the Intel Stratix-10 GX280. When stuffed with four of these devices, the **DNS10F4A** is capable of prototyping >85 million gates of ASIC logic with plenty of resource margin. Contact the factory for the availability of the GX450 and GX500.

The Marvell MV78200 Discovery™ Dual CPU
A MONSTER for data movement and manipulation

Easy FPGA configuration is a required feature of large FPGA boards. We use a custom socketed CPU card to handle this function. We choose a Marvell MV78200 from the Discovery™ Innovation CPU family. Bluntly stated, this CPU is massive, massive overkill for the mundane task of FPGA configuration. The MV78200 comes in a variety of high performance interfaces, and all can be utilized to your advantage. Look forward to a higher performance CPU card in the near future.
Dual Sheeva™ CPUs, 1GHz with floating point

First and foremost are dual CPUs. And after we are done configuring the FPGAs we dedicate both CPUs to your application. The CPUs in the MV78200 are Marvell Sheeva™ cores, which are ARM v5TE compliant. The CPUs are clocked at 1GHz and each processor has a single and double precision floating point unit. A fixed 1 GB, DDR2 memory is standard and is useful for large amounts of high speed data buffering. The memory is organized as 128M x 64 and clocked at the full frequency allowed: 400MHz (800MHz effective with DDR). This DDR2 bank is shared between the two CPUs. Boot code is resident in an SPI Flash, and application code is downloaded via any port: PCIe, USB, and Ethernet. We ship Linux as the standard operating system. Options exist for VxWorks and other real-time operating systems. Contact the factory for more information.

PCI Express

The Marvell 78200 acts as a two-port high-speed PCI Express switch (2.5 Gb/s). It connects the user FPGA at 4-lane PCI Express speeds to a host computer. The Marvell 78200 has multiple DMA engines to pump data to and from any port. The user interface on the FPGA is a simple-to-use, pipelined A/D bus running at 6.4Gb/s. Drivers for data movement to and from a host machine are provided. A simple example FPGA design and host computer application streaming data at PCI Express x4 bandwidth to the user FPGA is provided.

Two Serial-ATA Ports (SATA II)

The MV78200 has two Serial-ATA Generation 2 (SATA II) ports, each capable of running at 3.0 Gb/s. SATA is intended for high speed data transfer to/from serial-ATA hard drives. Two SATA connectors are provided, allowing for direct, high-speed interfacing to external hard drives. The MV78200 has specialized enhanced DMA (EDMA) engines for HDD data transfer with 512-byte buffer for each channel. Examples of all possible data movement options, with source, are included.

GbE - 802.3 Gigabit Ethernet

The MV78200 can be controlled over its built-in Ethernet port. The interface is a standard RJ45 connector. This port can be used to configure FPGAs, set board clocks and other resources, and access the Linux terminal. This terminal can also be used to send data to and from the user FPGA design at gigabit Ethernet speeds.
Bank-Granular Expansion connectors for customization, memory, and stacking

The DNS10F4A uses a connector standard called DNBC (DINI Bank Connector), which utilizes a Samtec SEAM series connectors. Six of these connectors are attached to each field FPGA (A, B, C, D), enabling expansion, customization, and stacking. This is a non-proprietary, industry standard connector from Samtec and the mating connector is readily available. We can provide the mating connector to you at our cost. We are not fans of proprietary, hard-to-get, outrageously priced expansion connectors. Of the 48 signals in the bank, 24 pairs are routed differentially and can run at the limit of the Stratix-10 FPGA I/Os: 700MHz. Clocks, resets, and cable/daughter card presence detection, along with abundant (fused) power are included in each connector.

Memory

Memory can be added to the DNS10F4A via the DNBC expansion connector using the DNBC_SODM204 expansion card. Three DNBC connectors can host a single DINAR2_SODM204 expansion card, so as many as eight of these cards can be used on a single DNS10F4A. The DINAR2_SODM204 has a 204-pin SODIMM socket. Off-the-shelf DDR3 SODIMM modules work fine, allowing you to add up to 8GB of low cost memory in each position. In addition, we have compatible SODIMMs in the following variations: flash, SSRAM, QDR II+, mobile SDRAM, mictors, USB2.0 PHYs, and more. When the specification settles for DDR4, we’ll describe our solution here.

Easy Configuration via PCIe, USB, or Ethernet

Configuration of the FPGAs is under the control of the Marvell CPU. Configuration data can be provided over PCI Express, USB, Ethernet, or on-board non-volatile memory. The configuration files can be copied to the board using a USB memory stick (provided). Configuration occurs automatically after the CPU boots. Sanity checks are performed automatically on the configuration files, streamlining the configuration process in the case of human error. Multiple LEDs provide instant status and operational feedback.

Status LEDs, Debug

As with all of our ASIC emulation boards, the DNS10F4A is loaded with LEDs. The LEDs are stuffed in several different colors (red, green, blue, orange et al.). There are enough LEDs here to illuminate the interior of a large meat locker. These LEDs are user controllable from the FPGAs so can be used as visual feedback in addition to the gratifying task of cleaning out dark meat lockers. A JTAG connector provides an interface to Vivado Integrated Logic Analyzer (ILA) and other third party debug tools. A DNBC daughter card enables a ProtoLink™ interface.
Photos (coming soon)
Photos (coming soon)